Reg. No. : E N G G T R E E . C O M

Question Paper Code: 41029

B.E./B.Tech. DEGREE EXAMINATIONS, NOVEMBER/DECEMBER 2024.

Third Semester

Electrical and Electronics Engineering

EE 3302 — DIGITAL LOGIC CIRCUITS

For More Visit our Website EnggTree.com

(Regulations 2021)

Time: Three hours

Maximum: 100 marks

Answer ALL questions.

PART A —  $(10 \times 2 = 20 \text{ marks})$ 

- 1. Define Propagation Delay.
- 2. Show (377)10 in Octal and Hexa-Decimal equivalent.
- 3. Simplify the Expression Z = AB' + AB(A'C')'.
- 4. What is K-map?
- 5. What is flip-flop?
- 6. Differentiate Mealy and Moore models.
- 7. What is Static Hazard and Dynamic Hazard?
- 8. State the difference between Static 0 and Static 1 Hazard.
- Expand the following acronyms.
  - (a) VHDL
  - (b) VHLSI.
- 10. What is sequential circuit?

## EnggTree.com

## PART B - (5 × 13 = 65 marks)

|     |      |                                                                                                                                  | 1 ALL D — (0 × 10 = 00 marks)                                                                                             |             |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------|
| 11. | (a)  | (i)                                                                                                                              | Explain the numbering system in detail.                                                                                   | (7          |
|     |      | (ii)                                                                                                                             | Encode the Binary Word 1011 into Seven Bit Even Parity Hamm<br>Code.                                                      | ning<br>(6) |
|     |      |                                                                                                                                  | Or                                                                                                                        |             |
|     | (b)  | (i)                                                                                                                              | Explain hamming code with an example. State its advantage of parity codes.                                                | (7)         |
|     |      | (ii)                                                                                                                             | Design a TTL logic circuit for a 3 input NAND gate.                                                                       | (6)         |
| 12. | (a)  | (i)                                                                                                                              | Draw the logic diagram of a 4 bit carry look ahead adder explain how this adder is advantageous over the ripple carry add |             |
|     |      | (ii)                                                                                                                             | Explain with the suitable example how a multiplexer is used implement the Boolean function.                               | d to        |
|     |      |                                                                                                                                  | Or                                                                                                                        |             |
|     | (b)  | (i)                                                                                                                              | With Block Diagram, Explain the Full Subtractor in detail wlogic diagrams.                                                | vith<br>(7) |
|     |      | (ii)                                                                                                                             | Design a Full Adder using two half adders and an OR gate.                                                                 | (6)         |
| 13. | (a)  | (i)                                                                                                                              | Explain the operation of Master-Slave JK flipflop in detail.                                                              | (7)         |
|     |      | (ii)                                                                                                                             | Design a 5-bit ring counter and explain with its logic diagrams.  Or                                                      | (6)         |
|     | (b)  | Illustrate with Appropriate Truth Tables and Equations the 4-bit BCD ripple counters.                                            |                                                                                                                           |             |
| 14. | (a)  | Explain the various types of hazards in sequential circuit design and the methods to eliminate them. Give suitable examples.  Or |                                                                                                                           |             |
|     | ·(b) | (i)                                                                                                                              | Find a circuit that has no static hazards and implement Bool                                                              | ean         |
|     |      |                                                                                                                                  | function $F(A, B, C, D) = \sum_{i=0}^{\infty} (0, 2, 6, 7, 8, 10, 12)$ .                                                  | (7)         |
|     |      | (ii)                                                                                                                             | Explain the different types of programmable logic devices with n sketch and compare them.                                 | eat<br>(6)  |
|     |      |                                                                                                                                  |                                                                                                                           |             |

 (a) Design a 3- bit Magnitude Comparator and Write the VHDL coding to realize it using Structural Modelling.

Or

- (b) (i) Explain in detail the various programming constructs used in VHDL for designing a logic circuit. (7)
  - (ii) Discuss the various packages. Write a VHDL code for the implementation of Decoder/De-Multiplexer. (6)

## PART C — $(1 \times 15 = 15 \text{ marks})$

16. (a) Design a CMOS inverter and explain its operation. Comment on its characteristics such as Fan-in, Fan-out power dissipation, propagation delay and noise margin. Compare its advantages over other logic families.

Or

(b) Explain in detail with neat illustrations, Design a Full Adder using 4×1 multiplexer; also write its truth table and logical diagram.

www.EnggTree.com

EnggTree.com